## 3/31/2022

# **VERIFICATION PLAN**

AHB Lite Protocol



Muhammad Zeeshan Khan 2021-Ph.D-EE-05

#### **AHB-Lite Protocol:**

AHB-Lite implements the features required for HIGH-performance, HIGH clock frequency systems including: • burst transfers • single-clock edge operation • non-tristate implementation • wide data bus configurations, 64, 128, 256, 512, and 1024 bits. The most common AHB-Lite slaves are internal memory devices, external memory interfaces, and HIGH bandwidth peripherals. Although LOW-bandwidth peripherals can be included as AHB-Lite slaves, they typically reside on the AMBA Advanced Peripheral Bus (APB) for system performance reasons. Bridging between this HIGHer level of bus and APB is done using a AHB-Lite slave, known as an APB bridge. Figure 1-1 shows a single master AHB-Lite system design with one AHB-Lite master and three AHB-Lite slaves. The bus interconnect logic consists of one address decoder and a slave-to-master multiplexor. The decoder monitors the address from the master so that the appropriate slave is selected and the multiplexor routes the corresponding slave output data back to the master.

**Global Signals:** 

| Name   | Destination      | Description                                                                                                                                          |
|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCLK   | Clock source     | Clock source for all operations on the protocol. Input signals are sampled at rising edge and changes in output signals happen after the rising edge |
| HRESTn | Reset Controller | Asynchronous primary reset for all bus elements                                                                                                      |

**Master Signals:** 

| Name         | Destination | Description                                                                   |
|--------------|-------------|-------------------------------------------------------------------------------|
| HADDR [31:0] | Slave and   | Address bus of 32 bits                                                        |
|              | Decoder     |                                                                               |
| HBURST [2:0] | Slave       | Indicates the type of burst signal including wrapping and incrementing bursts |
| HSIZE [2:0]  | Slave       | Indicates the size of transfer from 8 bits to 1024 bits                       |

**Slave Signals:** 

| Name          | Destination | Description                                                                                    |
|---------------|-------------|------------------------------------------------------------------------------------------------|
| HRDATA [31:0] | Multiplexor | Read data bus to transfer the data from<br>a Slave's location to the Master via<br>multiplexor |
| HREADYOUT     | Multiplexor | Indicates transfer has finished on the bus and is used to extend the data phase                |
| HRESP         | Multiplexor | Provides additional information that the transfer was successful or failed                     |

**Decoder Signals:** 

| Name                           | Destination | Description                       |
|--------------------------------|-------------|-----------------------------------|
| HSELx                          | Slave       | Indicates current transfer is for |
| Note: x is a unique identifier |             | intended for selected slave       |
| for AHB lite slave             |             |                                   |

**Multiplexor Signals:** 

| Name          | Destination      | Description                      |
|---------------|------------------|----------------------------------|
| HRDATA [31:0] | Master           | Read data bus to rout to Master  |
| HREADY        | Master and Slave | Indicates completion of previous |
|               |                  | transfer                         |
| HRESP         | Master           | Transfer response                |



Figure 1



#### **Working Protocol**

The master starts a transfer by driving the address and control signals. These signals provide information about the address, direction, width of the transfer, and indicate if the transfer forms part of a burst. Transfers can be of different types for instance single, incrementing bursts that do not wrap at address boundaries, wrapping bursts that wrap at particular address boundaries, etc. The write data bus moves data from the master to a slave, and the read data bus moves data from a slave to the master.

Every transfer consists of two phases:

- 1) Address phase: one address and control cycle
- 2) Data phase: one or more cycles for the data.

A slave cannot request that the address phase is extended and therefore all slaves must be capable of sampling the address during this time. However, a slave can request that the master extends the data phase by using HREADY. This signal when LOW, causes wait states to be inserted into the transfer and enables the slave to have extra time to provide or sample data. The slave uses a response signal to indicate the success or failure of a transfer.

## Verification Plan

| No. | Feature                                                           | Test Description                                                                                                                                                                               | Ref.  | Type | Result | Comments                                                                                                                              |
|-----|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Write Transfer from<br>Master to Slave                            | When <b>HWRITE</b> is HIGH then the Master will broadcast the data on the HWDATA [31:0] bus for individual burst types i.e., HBURST [2:0] including incrementing and wrapping types.           | 3.1   | TR   |        | Successful write. <b>HRESP</b> should be LOW and <b>HREADY</b> should be HIGH                                                         |
| 2   | Read Transfer from<br>Slave to Master                             | When <b>HWRITE</b> is LOW then the slave must generate the data on the HRDATA [31:0] bus for individual burst types i.e., HBURST [2:0] including incrementing and wrapping type.               | 3.1   | TR   |        | Successful read. <b>HRESP</b> should be LOW and <b>HREADY</b> should be HIGH                                                          |
| 3   | Continuous writing to the same slave at the same address location | When <b>HWRITE</b> is HIGH, the Master will broadcast the data packets on the HWDATA [31:0] bus.                                                                                               | 3.1   | TR   |        | Successful write. <b>HRESP</b> should be LOW and <b>HREADY</b> should be HIGH for the successive data packets                         |
| 4   | Continuous reading from the same slave and same address location  | When <b>HWRITE</b> is LOW, the slave must generate the data packets on the HRDATA [31:0] bus.                                                                                                  | 3.1   | TR   |        | Successful read. <b>HRESP</b> should be LOW and <b>HREADY</b> should be HIGH for the successive data packets                          |
| 5   | Write-Read Transfer                                               | Write transfer followed by Read transfer at a particular address A.                                                                                                                            | 3.1   | TR   |        | <b>HRESP</b> is LOW, <b>HREADY</b> is HIGH and the address location must have the updated value                                       |
| 6   | Read-Write Transfer                                               | Read transfer folLOWed by Write transfer at a particular address A.                                                                                                                            | 3.1   | TR   |        | <b>HRESP</b> is LOW, <b>HREADY</b> is HIGH and the slave must return the previous Data (A).                                           |
| 7   | Global Signal:<br>HCLK                                            | A clock signal is generated in the top module                                                                                                                                                  | 7.1.1 | A    |        | All input signals must be sampled at the rising edge of the clock and changes in the output signals must occur after the rising edge. |
| 8   | Global Signal:<br>HRESTn                                          | Since this is an active LOW signal. When asserted then it must reset all bus elements. Note: Slaves must ensure that <b>HREADYOUT</b> is HIGH. <b>HTRANS</b> [1:0] must indicate <b>IDLE</b> . | 7.1.2 | TR   |        | All previous binary information in the bust elements will be lost.                                                                    |

| 9  | Master Signal: IDLE<br>HTRANS [1:0] =b00               | When <b>IDLE</b> transfer is inserted to an address.                                                                                                                                                                                   | 3.2   | TR | The <b>HREADY</b> must be LOW during the <b>IDLE</b> transfer. The transfer must be ignored by the slave. Slave must provide a <b>OKAY</b> response. |
|----|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | Transfer type changed during waited states: Scenario 1 | Transfer type changes from <b>IDLE</b> to <b>NONSEQ</b> during waited states. The HTRANS signal must be kept constant after the transition until <b>HREADY</b> is HIGH                                                                 | 3.6.1 | A  | Successfully transfer type changed. Slave must give <b>OKAY</b> response.                                                                            |
| 11 | Transfer type changed during waited states: Scenario 2 | Transfer type changes from <b>BUSY</b> to <b>SEQ</b> during waited states for fixed length bursts. The <b>HTRANS</b> signal must be kept constant after the transition until <b>READY</b> is HIGH                                      | 3.6.1 | A  | Successfully transfer type changed. Slaves must give an <b>OKAY</b> response.                                                                        |
| 12 | Transfer type changed during waited states: Scenario 3 | Transfer type changes from BUSY to any other type during waited states for undefined length burst. The burst continues if an <b>SEQ</b> transfer is performed but terminates if an <b>IDLE</b> or <b>NONSEQ</b> transfer is performed. | 3.6.1 | A  | Successfully transfer type changed. Slaves must give an <b>OKAY</b> response.                                                                        |
| 13 | Transfer type changed during waited states: Scenario 4 | Any scenario other than scenario 1 2 and 3 given for example Transfer type changed from <b>IDLE</b> to <b>SEQ</b> .                                                                                                                    | 3.6.1 | A  | Slaves will give an <b>ERROR</b> response.                                                                                                           |
| 14 | Slave response:<br>Transfer done                       | Transfer is completed successfully.                                                                                                                                                                                                    | 5.1.1 | A  | Slave must give <b>HREADY</b> HIGH and <b>HRESP</b> OKAY                                                                                             |
| 15 | Slave response:<br>Transfer pending                    | Transfer is pending                                                                                                                                                                                                                    | 5.1.2 | A  | Slave must give <b>HREADY</b> LOW and <b>HRESP</b> OKAY                                                                                              |
| 16 | Slave response: transfer failed                        | Transfer is not completed successfully                                                                                                                                                                                                 | 5.1.3 | A  | <b>HRESP</b> must be HIGH. Two cycle response is required for an error condition.                                                                    |
| 17 | HREADYOUT                                              | When HIGH the transfer has finish on bus                                                                                                                                                                                               |       | A  |                                                                                                                                                      |
| 18 | HREADY                                                 | If the transfer is extended than the master must hold the valid data until the transfer completes                                                                                                                                      | 6.1.1 | A  |                                                                                                                                                      |

### **Explanation of Different Fields**

**No.** The serial number of the test.

**Feature** The feature which the current test is verifying in full or partially. The feature is usually on the abstraction level of a user.

**Test Description** A detailed description of the test case is performed. You can be as verbose as you want.

**Ref.** Reference to the section in the related standard document. The section number, as well as page numbers, should be

described here.

**Type** Type of the test. Whether the test is an assertion (A) or a transaction (T) type.

**Result** Pass (P) or Fail (F).

**Comments** ?